279 / 2017-12-06 16:41:18
Quantitative Analysis and Suppression Strategies of Dvdt Induced Turn-on of Cascode GaN FETs in Half-bridge Circuits
终稿
Tianhua ZHU / Xi'an Jiaotong University
Fang ZHUO / Xi'an Jiaotong University
Feng WANG / Xi'an Jiaotong University
Hailin WANG / Xi'an Jiaotong University
Xiaoping SUN / Xi'an Jiaotong University
shuhuai SHI / Xi'an Jiaotong University
Baohui MA / State Key Laboratory of Large Electric Drive System and Equipment Technology
Dv/dt induced turn-on is one of the instability issues for cascode GaN FETs. However, due to the complicated internal structure, little research focuses on the numerical analysis of false turn-on for cascode GaN FETs. This paper presents an accurate analytical calculation of the dv/dt induced gate-source voltage of cascode GaN FETs in half-bridge circuits. The precise expression of the maximum induced voltage is firstly derived and relative influential factors are analyzed. This work can serve as an effective criterion to identify whether the dv/dt induced voltage exceeds the threshold voltage of the cascode GaN FET, and provide corresponding measures to avoid the false turn-on and ensure the safe operation. Simulation results well validate the theoretical calculation and analysis.
重要日期
  • 会议日期

    05月17日

    2018

    05月19日

    2018

  • 12月08日 2017

    摘要截稿日期

  • 01月30日 2018

    摘要录用通知日期

  • 02月10日 2018

    初稿截稿日期

  • 02月10日 2018

    终稿截稿日期

  • 05月19日 2018

    注册截止日期

主办单位
IEEE
IEEE ELECTRONIC DEVICE SOCIETY
IEEE POWER ELECTRONIC SOCIETY
中国电源学会
中国半导体产业创新联盟
承办单位
西安交通大学
西安电子科技大学
联系方式
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询